There are a few different approaches you could take to test a RISC-V simulator written in C. Here are some suggestions:

- Unit testing: Write unit tests to test individual functions or modules of the simulator. For example, you could write tests to ensure that the decoder is correctly parsing instructions, or that the ALU is performing arithmetic operations correctly. Use a testing framework such as CUnit to automate the testing process and make it easier to run and track test results.
- 2. Integration testing: Test the simulator as a whole by running it with various RISC-V programs and verifying that the output is correct. You could use existing RISC-V benchmark programs such as SPEC CPU 2017 or MiBench to provide a range of test cases. Make sure to test both the simulator's correctness and performance.
- 3. Fuzz testing: Use a fuzz testing tool like AFL or libFuzzer to generate random inputs and test the simulator's response. This can help uncover edge cases or bugs that may not be caught by more traditional testing approaches.
- 4. Code review: Have other developers review your code to ensure that it meets best practices and is well-designed for testability. Code reviews can help catch errors before they become bugs, and can also provide feedback on how to make the simulator easier to test.
- 5. Emulation testing: Use an emulator like QEMU to compare the output of your simulator against the output of a reference implementation. This can help identify discrepancies or errors in your simulator's behavior.

Remember that testing is an iterative process, and you may need to refine your testing approach as you find bugs and issues in your simulator. Good luck!







How to work with SPEC CPU 2017 or MiBench?

SPEC CPU 2017 and MiBench are benchmark suites that contain a collection of programs that are commonly used to measure CPU performance. Here's a high-level overview of how to work with each of these benchmark suites:

## SPEC CPU 2017:

- 1. Download and install the SPEC CPU 2017 benchmark suite from the SPEC website. Note that you will need to purchase a license to use the full benchmark suite, but a subset of the benchmarks is available for free.
- 2. Choose the benchmarks that you want to run based on your needs and hardware specifications. The benchmark suite includes both integer and floating-point benchmarks, and you can customize the benchmark settings to vary the input size, optimization level, and other parameters.
- 3. Run the benchmarks using the provided scripts or tools. The benchmark suite includes scripts that automate the compilation and running of the benchmarks, as well as tools to analyze the benchmark results and generate reports.
- 4. Analyze the benchmark results to evaluate the performance of your system. You can compare the results to other systems or to published performance data to get a sense of how your system stacks up.

## MiBench:

- 1. Download and extract the MiBench benchmark suite from the EEMBC website. Note that MiBench is a free and open-source benchmark suite.
- 2. Choose the benchmarks that you want to run based on your needs and hardware specifications. The benchmark suite includes a variety of benchmarks that cover different domains, including image processing, cryptography, and networking.
- 3. Compile the benchmarks using the provided Makefile or build scripts. The benchmark suite includes Makefiles and build scripts that automate the compilation process.
- 4. Run the benchmarks using the provided scripts or tools. The benchmark suite includes scripts that automate the running of the benchmarks, as well as tools to analyze the benchmark results and generate reports.
- 5. Analyze the benchmark results to evaluate the performance of your system. You can compare the results to other systems or to published performance data to get a sense of how your system stacks up.

Both SPEC CPU 2017 and MiBench are widely used in industry and academia to evaluate CPU performance. By running these benchmarks on your system, you can get a sense of how your system performs relative to other systems, and use the results to guide optimization efforts.





How to execute some standard test suite of riscv instructions to C rv32e simulator? I need to transform each test code to my isa format...



To execute a standard test suite of RISC-V instructions on a C RV32E simulator, you will need to convert each test code to your ISA format. Here are the general steps you can follow:

- Download the RISC-V instruction tests from the RISC-V Instruction Set Manual (<u>https://github.com/riscv/riscv-isa-manual/tree/master/tests</u>). These tests are written in assembly language and are provided in the RV32I format.
- 2. Convert the RV32I assembly code to your ISA format. To do this, you will need to understand the syntax and semantics of your ISA, and manually convert each instruction to the equivalent instruction in your ISA. This can be a time-consuming process, but it is necessary to ensure that the tests are compatible with your simulator.
- Compile the converted test code to object code using a RISC-V toolchain. You can use a
  toolchain such as the RISC-V GNU Toolchain (<a href="https://github.com/riscv/riscv-gnu-toolchain">https://github.com/riscv/riscv-gnu-toolchain</a>) to compile the assembly code to object code in your ISA format.
- 4. Link the object code with the simulator code to create an executable file. You will need to modify the simulator code to include the test code and any necessary test setup and teardown routines.
- 5. Run the executable file and verify that the test results match the expected results. You can use a tool such as Spike (<a href="https://github.com/riscv/riscv-isa-sim">https://github.com/riscv/riscv-isa-sim</a>) to compare the simulator output to the expected output.

Note that this process can be complex and time-consuming, especially if you are not familiar with the RISC-V architecture or the details of your ISA. You may want to consider

using an existing RISC-V simulator that supports your ISA, or collaborating with other developers who are familiar with RISC-V and your ISA.



Can be selected only to test 16 rv32e registers?



Yes, it is possible to select only to test 16 RV32E registers if that is all you are interested in testing. The RV32E instruction set includes 16 32-bit general-purpose registers, labeled x0 through x15, which are used for storing data and addresses.

To test these registers, you can write test programs that perform operations on the registers and verify that the results are as expected. For example, you could write a program that initializes the registers with specific values, performs arithmetic operations on the registers, and then checks that the final register values match the expected values.

Here is an example test program that initializes two registers with specific values, adds the values together, and checks that the result is correct:

makefile Copy code

.globl \_start \_start: li x1, 5 # Load the value 5 into register x1 li x2, 10 # Load the value 10 into register x2 add x3, x1, x2 # Add the values in x1 and x2 and store the result in x3 li x4, 15 # Load the expected result (15) into register x4 bne x3, x4, fail # If the result is not equal to the expected value, jump to the "fail" label j pass # Jump to the "pass" label fail: li a0, 1 # Load the exit code 1 into register a0 ecall # Exit with an error code pass: li a0, 0 # Load the exit code 0 into register a0 ecall # Exit with a success code

This program loads the values 5 and 10 into registers x1 and x2, respectively, adds the values together using the add instruction, and stores the result in register x3. It then loads the expected result (15) into register x4 and uses the bne (branch if not equal) instruction to check that the result in x3 is equal to the expected result. If the result is not equal to the expected value, the program jumps to the fail label and exits with an error code. If the result is equal to the expected value, the program jumps to the pass label and exits with a success code.

You can write similar test programs to test other operations on the RV32E registers, such as logical operations, bit manipulation, and memory access. By testing a variety of operations on the registers, you can verify that your RV32E simulator is functioning correctly.



Is there some simple rv32 benchmark in assembly source?



Yes, there are several simple RV32 benchmarks available in assembly source code. Here are a few examples:

- Dhrystone: Dhrystone is a popular benchmark that measures the performance of a system by running a set of arithmetic, string manipulation, and control flow operations. The benchmark is available in assembly source code for the RV32I instruction set. You can download the source code from the EEMBC website (<a href="https://www.eembc.org/dhrystone/">https://www.eembc.org/dhrystone/</a>).
- CoreMark: CoreMark is another popular benchmark that measures the performance of a system by running a set of integer arithmetic and control flow operations. The benchmark is available in assembly source code for the RV32I instruction set. You can download the source code from the EEMBC website (https://www.eembc.org/coremark/).
- 3. Matrix multiplication: Matrix multiplication is a common operation in scientific computing, and can be used as a benchmark for testing the performance of a system. There are many examples of matrix multiplication benchmarks available in assembly source code for the RV32I instruction set. One example is available on the RISC-V International website (<a href="https://riscv.org/software-tools/risc-v-benchmarks/">https://riscv.org/software-tools/risc-v-benchmarks/</a>).
- 4. Fibonacci: The Fibonacci sequence is a series of numbers where each number is the sum of the two preceding numbers. A benchmark that calculates the Fibonacci sequence can be used to test the performance of a system. There are many examples of Fibonacci benchmarks available in assembly source code for the RV32I instruction set. One example is available on the RISC-V International website (<a href="https://riscv.org/software-tools/risc-v-benchmarks/">https://riscv.org/software-tools/risc-v-benchmarks/</a>).

These benchmarks are simple and easy to understand, making them a good starting point for testing the performance of an RV32 system. By running these benchmarks and

measuring their execution time, you can get a sense of the performance of your system and use the results to guide optimization efforts.